#### Considerations on Switching Characteristics

Michael Schäder



#### European IBIS Summit @ DATE<sup>05</sup>

customized engineering solutions

Munich, Germany March 11, 2005

Copyright © 2005 Zuken GmbH, EMC Technology Center, Vattmannstr. 3, D-33100 Paderborn, Germany E-mail: michael.schaeder@zuken.de



# **General Considerations**

- Inadequate waveforms with data trailing the transition.
- Over-clocking especially in case of strong non-monotonic switching characteristics (SC).
- SCs including special buffer behaviour.







# **Transition Trailing Data**

- Switching is not finished as long as SC data is still valid in time, although a steady state has been reached already.
- Depending on the quality of trailing data simulation results might be effected.
- Potential loss of accuracy due to waste of data points not used for transition description.



# **Transition Trailing Data**

#### Switching Characteristics ALVC164245\_AIO\_33 (mod.)



ZUKEN

ZUKEN

# **Transition Trailing Data**

#### **Simulation Scenario**



# **Transition Trailing Data**

#### HSPICE Simulation Results: original vs. modified model No effect on 1<sup>st</sup> rising edge, but strong effect on falling edge!



ZUKEN



- Transition has not been finished.
- Even more, transition changes before a steady state is reached.
- Likely to get an artificial buffer output impedance glitch.

#### Rising/Falling Waveforms CDC328A Driver

ZUKEN



#### Switching Characteristics CDC328A Driver

ZUKEN





#### **Simulation Scenario**



Zuken Simulation: discontinuous output impedance



#### Improved Zuken Simulation: continuous output impedance



ZUKEN

#### Simulation Results: discontinuous vs. continuous







Customer Case SerDes Device:

- High speed serial I/O, data rate 1.25Gbps.
- Differential ECL driver.
- Rise/Fall times of about 70ps.
- Including programmable pre-/de-emphasis (none, nominal, maximum)
- Modelled as single stage IBIS buffer!



#### Waveforms and Switching Characteristics (nom. emph.)





#### **Simulation Scenario**







- Here, both issues shown before become valid:
  - Trailing transition data includes pre-/de-emphasis information.
  - An over-clocking like effect occurs at maximum data rate.



- Although this is a formally correct IBIS model, is this a valid modelling approach?
- Can pre-/de-emphasis modelled this way at all?

#### Considerations on Switching Characteristics

Michael Schäder



#### European IBIS Summit @ DATE<sup>05</sup>

customized engineering solutions

Munich, Germany March 11, 2005

Copyright © 2005 Zuken GmbH, EMC Technology Center, Vattmannstr. 3, D-33100 Paderborn, Germany E-mail: michael.schaeder@zuken.de