**IBIS Interconnect Task Group** 

#### IBIS Interconnect Task Group Update: Touchstone 3.0 Features & Progress

Michael Mirmak (michael.mirmak@intel.com) Presented at the Hybrid European IBIS Summit at SPI 2025 Gaeta, Italy May 14, 2025



#### Legal Disclaimer

#### Notice: This document contains information on products in the design phase of development. The information here is subject to change without notice. Do not finalize a design with this information.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Learn more at Intel.com, or from the OEM or retailer.

No computer system can be absolutely secure. Intel does not assume any liability for lost or stolen data or systems or any damages resulting from such losses.

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

This document contains information on products, services and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps.

Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.

Warning: Altering PC clock or memory frequency and/or voltage may (i) reduce system stability and use life of the system, memory and processor; (ii) cause the processor and other system components to fail; (iii) cause reductions in system performance; (iv) cause additional heat or other damage; and (v) affect system data integrity. Intel assumes no responsibility that the memory, included if used with altered clock frequencies and/or voltages, will be fit for any particular purpose. Check with memory manufacturer for warranty and additional details.

Tests document performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration will affect actual performance. Consult other sources of information to evaluate performance as you consider your purchase. For more complete information about performance and benchmark results, visit <u>http://www.intel.com/performance</u>.

Cost reduction scenarios described are intended as examples of how a given Intel- based product, in the specified circumstances and configurations, may affect future costs and provide cost savings. Circumstances will vary. Intel does not guarantee any costs or cost reduction.

Results have been estimated or simulated using internal Intel analysis or architecture simulation or modeling and provided to you for informational purposes. Any differences in your system hardware, software or configuration may affect your actual performance.

Intel does not control or audit third-party benchmark data or the web sites referenced in this document. You should visit the referenced web site and confirm whether referenced data are accurate.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting www.intel.com/design/literature.htm

Intel, the Intel logo, and Xeon are trademarks of Intel Corporation or its subsidiaries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2025, Intel Corporation. All Rights Reserved.

#### Who Is The IBIS Interconnect Task Group?

- Designs and writes technical changes to support passive interconnect modeling formats
  - Supports IBIS, Touchstone and IBIS-ISS
  - Live teleconferences are held Wednesdays 8-9 AM US Pacific Time
  - Web site: <a href="https://ibis.org/interconnect\_wip/">https://ibis.org/interconnect\_wip/</a>
  - Freelists is the most up-to-date source for documents and discussion:
  - <u>https://freelists.org/archive/ibis-interconn/</u>



### Interconnect Task Group Current Work

- Touchstone 3.0 is being prepared
- Touchstone Issue Resolution Documents
  - 7.2 <u>Standardized Pole-Residue Representation</u>
  - 8 <u>Option line changes</u>
  - (9) Port-mapping (WIP): Draft 13



The goal: balance usability by the wider industry (e.g., for RF purposes) with IBIS-specific features to help with package and system interconnect modeling

#### What Pole-Residue Looks Like

Not shown... [Begin Pole-Residue Data Source] / [End Pole-Residue Data Source]

- A coefficients example, where data corresponds to  $[\alpha_m \ \omega_m \ A_m \ B_m]$  complex pole and normalized residue pairs, respectively

```
[Number of Pole-Residue Indices] 10
[Begin Pole-Residue Data] (1,1) (2,2) (3,3) (4,4)
Delay = 1.26351e-09
Constant_at_infinity = 0.321123423421
Number_of_data_lines = 35
1.60981891e+08 6.038300e+09 -2.15363238e-06 1.96534688e-05
2.93321810e+09 1.917708e+09 -1.05426912e+01 -8.82630433e+00
1.23990373e+08 4.399943e+09 1.257286128e-05 2.13669372e-05
...
5.23409852e+06 1.345345e+07 3.073147044e-06 5.16091015e-06
[End Pole-Residue Data]
```

| Additional data pairs follow ...

The data is meant for use in a single equation shown here for one (row, column) element...

Alternately, a pair of keywords may be used:

Common Poles Data

- All matrix elements share the same poles
- Just one per set model file

#### **Residues Data**

- Defines data for individual pairs
- Also includes the same subparameters

$$H(if) = e^{-i2\pi fD} \left\{ H_0 + \frac{1}{2} \sum_{m=1}^{M} \left[ \frac{A_m - iB_m}{1 + if / (\alpha_m + i\omega_m)} + \frac{A_m + iB_m}{1 + if / (\alpha_m - i\omega_m)} \right] \right\} + ifG$$

This format is understood and used, with variations, by several existing industry tools. The change to Touchstone has already been approved.

\*Other names and brands may be claimed as the property of others. Copyright © 2025, Intel Corporation. All Rights Reserved.

## What Port-Mapping Looks Like (Today)

Parameters not shown include... Units User-defined measurement locations



\*Other names and brands may be claimed as the property of others.

### Our Request to the Community

- The 2023 European IBIS Summit audience spoke clearly
  - Reduce file sizes & support port-mapping for automation in Touchstone



- If these two features were the major changes to Touchstone 3.0...
  - ... would you switch from Touchstone 1.x to Touchstone 3.0 as default?

What test cases would you need to evaluate Touchstone 3.0?

Please review the drafts on the IBIS Interconnect web site and provide comments!

#